{"id":424628,"date":"2023-06-17T10:39:13","date_gmt":"2023-06-17T08:39:13","guid":{"rendered":"https:\/\/www.ecinews.fr\/?p=424628"},"modified":"2023-06-17T10:39:13","modified_gmt":"2023-06-17T08:39:13","slug":"microchip-reduit-les-delais-dinnovation","status":"publish","type":"post","link":"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/","title":{"rendered":"Microchip r\u00e9duit les d\u00e9lais d&rsquo;innovation"},"content":{"rendered":"<h2>Microchip Technology Inc. annonce de nouvelles ressources de d\u00e9veloppement et de nouveaux services de conception<\/h2>\n<p>\nLes nouveaux imp\u00e9ratifs de la p\u00e9riph\u00e9rie intelligente &#8211; efficacit\u00e9 \u00e9nerg\u00e9tique, s\u00e9curit\u00e9 et fiabilit\u00e9 &#8211; obligent les architectes syst\u00e8me et les ing\u00e9nieurs concepteurs \u00e0 trouver de nouvelles solutions. Pour le nombre croissant de concepteurs de syst\u00e8mes passant aux FPGA et SoC PolarFire, Microchip Technology Inc. annonce de nouvelles ressources de d\u00e9veloppement et de nouveaux services de conception pour faciliter la transition, y compris la premi\u00e8re pile Edge industrielle de milieu de gamme de l&rsquo;industrie, pr\u00eate \u00e0 personnaliser la cryptographie et les biblioth\u00e8ques de d\u00e9marrage de la propri\u00e9t\u00e9 intellectuelle (IP) logicielle et de nouveaux outils pour convertir les conceptions FPGA existantes en composants PolarFire. Ces ajouts \u00e9largissent la suite compl\u00e8te d&rsquo;outils et de services de Microchip FPGA prenant en charge la famille \u00e9prouv\u00e9e de composants PolarFire, qui comprend le seul FPGA SoC RISC-V livr\u00e9 en production de masse.<\/p>\n<p>\u00ab L\u2019intelligente Edge exige ce qu&rsquo;il y a de mieux en mati\u00e8re d&rsquo;efficacit\u00e9 \u00e9nerg\u00e9tique, de s\u00e9curit\u00e9, de s\u00fbret\u00e9 et de fiabilit\u00e9 \u00bb, a d\u00e9clar\u00e9 Shakeel Peera, vice-pr\u00e9sident de la strat\u00e9gie pour Microchip FPGA. \u00ab\u00a0Notre nouvelle pile EDGE industrielle de milieu de gamme et les outils associ\u00e9s offrent plus qu&rsquo;une simple adresse IP d&rsquo;automatisation et permettent un calcul Edge s\u00e9curis\u00e9, des analyses, un apprentissage automatique et des interconnexions de donn\u00e9es \u00e0 haute disponibilit\u00e9 pour les terminaux IoT industriels.\u00a0\u00bb<\/p>\n<p>\u00ab\u00a0Les clients se tournent vers les FPGA et les SoC PolarFire car ils peuvent cr\u00e9er des produits qui n&rsquo;\u00e9taient pas possibles auparavant, \u00e9tablir une diff\u00e9renciation claire des produits et acc\u00e9l\u00e9rer leur temps d&rsquo;innovation\u00a0\u00bb, a d\u00e9clar\u00e9 Bruce Weyer, vice-pr\u00e9sident de Microchip FPGA. \u00ab\u00a0Notre leadership technologique de milieu de gamme et nos solutions de calcul in\u00e9gal\u00e9es bas\u00e9es sur RISC-V offrent aux architectes syst\u00e8me une flexibilit\u00e9 et une efficacit\u00e9 de conception sans pr\u00e9c\u00e9dent.\u00a0\u00bb<\/p>\n<p>&nbsp;<\/p>\n<h3>Un large support de d\u00e9veloppement RISC-V<\/h3>\n<p>Pour soutenir son portefeuille de processeurs embarqu\u00e9s bas\u00e9s sur FPGA, Microchip offre un large support de d\u00e9veloppement RISC-V avec plus de 60 entreprises maintenant dans son \u00e9cosyst\u00e8me Mi-V. Les sept nouvelles ressources et outils de conversion offrent des avantages imm\u00e9diats \u00e0 chaque \u00e9tape de la conception et du d\u00e9veloppement et facilitent plus que jamais le passage aux FPGA et au SoC PolarFire. Ils comprennent:<\/p>\n<p>\u00b7\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0 <a href=\"https:\/\/ww1.microchip.com\/downloads\/aemDocuments\/documents\/FPGA\/ApplicationNotes\/ApplicationNotes\/OPC_UA_Industrial_Edge_Demo.pdf?utm_source=Press-Release&amp;utm_medium=PressRelease&amp;utm_content=FPGA&amp;utm_campaign=FPGAStack\">Une pile Edge industrielle<\/a> compl\u00e8te pour les applications IIOT bas\u00e9es sur une structure Open Platform Communications\/Unified Architecture (OPC\/UA)<\/p>\n<p>\u00b7\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0 <a href=\"https:\/\/www.microchip.com\/en-us\/products\/fpgas-and-plds\/ip-core-tools?utm_source=Press-Release&amp;utm_medium=PressRelease&amp;utm_content=FPGA&amp;utm_campaign=FPGAStack\">Des librairies d&rsquo;adresses IP logicielles<\/a> de cryptographie et d&rsquo;amor\u00e7age enti\u00e8rement personnalisables. Ils rejoignent plus de 200 c\u0153urs logiciels de processeur \u00e9prouv\u00e9s, optimis\u00e9s et faciles \u00e0 utiliser et d&rsquo;autres \u00e9l\u00e9ments IP FPGA de Microchip ainsi que plus de 120 c\u0153urs de source externes. Chaque \u00e9l\u00e9ment de la biblioth\u00e8que est optimis\u00e9 pour la meilleure zone et la meilleure synchronisation avec les FPGA et SoC PolarFire pour des conceptions et des prototypes rapides.<\/p>\n<p>\u00b7\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0 <a href=\"https:\/\/www.microchip.com\/en-us\/products\/fpgas-and-plds\/low-power\/conversion-tools?utm_source=Press-Release&amp;utm_medium=PressRelease&amp;utm_content=FPGA&amp;utm_campaign=FPGAStack\">Des Scripts de conversion<\/a> directe pour passer rapidement des FPGA d&rsquo;autres fournisseurs, y compris des didacticiels pas \u00e0 pas pour passer de ces familles FPGA alternatives.<\/p>\n<p>\u00b7\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0 <a href=\"https:\/\/www.microchip.com\/en-us\/products\/fpgas-and-plds\/fpga-and-soc-design-tools\/vectorblox?utm_source=Press-Release&amp;utm_medium=PressRelease&amp;utm_content=FPGA&amp;utm_campaign=FPGAStack\">Un flux de d\u00e9veloppement IA\/ML hautes performances<\/a> qui permet aux cr\u00e9ateurs d&rsquo;algorithmes de cr\u00e9er leurs propres FPGA de milieu de gamme. Cette solution comprend le logiciel de compilation SmartHLS, le kit de d\u00e9veloppement logiciel (SDK) d&rsquo;acc\u00e9l\u00e9rateur VectorBlox et l&rsquo;IP de r\u00e9seau neuronal.<\/p>\n<p>\u00b7\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0 Un nouveau kit de d\u00e9veloppement PolarFire SoC <a href=\"https:\/\/www.microchip.com\/en-us\/solutions\/industrial\/smart-embedded-vision?utm_source=Press-Release&amp;utm_medium=PressRelease&amp;utm_content=FPGA&amp;utm_campaign=FPGAStack\">pour notre pile embarqu\u00e9e intelligente pour solutions de vision<\/a>, prim\u00e9e, offrant aux concepteurs de vision industrielle une longueur d&rsquo;avance dans le d\u00e9veloppement de syst\u00e8mes de traitement post-capteur et de connectivit\u00e9 de vision.<\/p>\n<p>\u00b7\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0 <a href=\"https:\/\/event.on24.com\/wcc\/r\/4163780\/DC92005681E8D4B37F07402EDD2D630C?partnerref=FPGA&amp;utm_source=Press-Release&amp;utm_medium=PressRelease&amp;utm_content=FPGA&amp;utm_campaign=FPGAStack\">Un didacticiel<\/a>, <a href=\"https:\/\/ww1.microchip.com\/downloads\/aemDocuments\/documents\/FPGA\/campaign\/Low_Power_Seminar_Spinoff.pdf?utm_source=Press-Release&amp;utm_medium=PressRelease&amp;utm_content=FPGA&amp;utm_campaign=FPGAStack\">une pr\u00e9sentation<\/a> et un guide de ressources sur la conception de n\u0153uds p\u00e9riph\u00e9riques \u00e0 temp\u00e9rature froide. Ces ressources s&rsquo;ajoutent \u00e0 la vaste <a href=\"https:\/\/www.youtube.com\/@MicrochipTechnology\/search?utm_source=Press-Release&amp;utm_medium=PressRelease&amp;utm_content=FPGA&amp;utm_campaign=FPGAStack\">biblioth\u00e8que de vid\u00e9os<\/a> de didacticiels FPGA et SOC de la soci\u00e9t\u00e9.<\/p>\n<p>\u00b7\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0\u00a0 Microchip met \u00e9galement \u00e0 disposition un <a href=\"https:\/\/ww1.microchip.com\/downloads\/aemDocuments\/documents\/FPGA\/campaign\/Take-the-power-challenge.pdf\">nouveau didacticiel<\/a> sur la consommation d&rsquo;\u00e9nergie <a href=\"https:\/\/ww1.microchip.com\/downloads\/aemDocuments\/documents\/FPGA\/ProductDocuments\/power-estimator\/3-06-00024++PolarFire+Power+Estimator.xlsm\">d&rsquo;outil<\/a> pour \u00e9valuer l&rsquo;efficacit\u00e9 \u00e9nerg\u00e9tique et la gestion thermique de n&rsquo;importe quelle conception \u00e0 l&rsquo;aide d&rsquo;estimateurs fournis par le fournisseur.<\/p>\n<p>Ces ressources s&rsquo;ajoutent \u00e0 une suite compl\u00e8te de <a href=\"https:\/\/www.microchip.com\/en-us\/support\/design-help\/fpga?utm_source=Press-Release&amp;utm_medium=PressRelease&amp;utm_content=FPGA&amp;utm_campaign=FPGAStack\">services de conception FPGA<\/a> comprenant le conseil, la mod\u00e9lisation de cas d&rsquo;utilisation et les bancs d&rsquo;essai pour la programmation, la validation et la construction de prototypes, l&rsquo;optimisation et l&rsquo;ajustement de la conception, le d\u00e9veloppement d&rsquo;IP actuels et personnalis\u00e9s ainsi que le d\u00e9veloppement de firmwaresLa suite Libero SoC Design Suite de Microchip FPGA int\u00e8gre une riche biblioth\u00e8que IP (disponible en version d&rsquo;\u00e9valuation, gratuite et RTL), et l&rsquo;acc\u00e9l\u00e9rateur VectorBlox prend en charge les frameworks les plus courants. Les deux sont disponibles sous licence, y compris les versions gratuites.\u00a0<\/p>\n<p><a href=\"http:\/\/www.microchipdirect.com\">www.microchipdirect.com<\/a>\u00a0<\/p>\n<p><a href=\"https:\/\/news.google.com\/publications\/CAAqBwgKMJbcwQswuPfYAw?hl=fr&amp;gl=BE&amp;ceid=BE:fr\">Suivre ECInews sur Google news<\/a><\/p>\n","protected":false},"excerpt":{"rendered":"<p>Microchip Technology Inc. annonce de nouvelles ressources de d\u00e9veloppement et de nouveaux services de conception Les nouveaux imp\u00e9ratifs de la p\u00e9riph\u00e9rie intelligente &#8211; efficacit\u00e9 \u00e9nerg\u00e9tique, s\u00e9curit\u00e9 et fiabilit\u00e9 &#8211; obligent les architectes syst\u00e8me et les ing\u00e9nieurs concepteurs \u00e0 trouver de nouvelles solutions. Pour le nombre croissant de concepteurs de syst\u00e8mes passant aux FPGA et SoC [&hellip;]<\/p>\n","protected":false},"author":36,"featured_media":424629,"comment_status":"closed","ping_status":"closed","sticky":false,"template":"","format":"standard","meta":{"_acf_changed":false,"footnotes":""},"categories":[886],"tags":[908],"domains":[47],"ppma_author":[1154],"class_list":["post-424628","post","type-post","status-publish","format-standard","has-post-thumbnail","hentry","category-news-fr","tag-plds-fpgas-asics-fr","domains-electronique-eci"],"acf":[],"yoast_head":"<title>Microchip r\u00e9duit les d\u00e9lais d&#039;innovation ...<\/title>\n<meta name=\"description\" content=\"Microchip Technology Inc. annonce de nouvelles ressources de d\u00e9veloppement et de nouveaux services de conception\" \/>\n<meta name=\"robots\" content=\"index, follow, max-snippet:-1, max-image-preview:large, max-video-preview:-1\" \/>\n<link rel=\"canonical\" href=\"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/posts\/424628\/\" \/>\n<meta property=\"og:locale\" content=\"fr_FR\" \/>\n<meta property=\"og:type\" content=\"article\" \/>\n<meta property=\"og:title\" content=\"Microchip r\u00e9duit les d\u00e9lais d&#039;innovation\" \/>\n<meta property=\"og:description\" content=\"Microchip Technology Inc. annonce de nouvelles ressources de d\u00e9veloppement et de nouveaux services de conception\" \/>\n<meta property=\"og:url\" content=\"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/posts\/424628\/\" \/>\n<meta property=\"og:site_name\" content=\"EENewsEurope\" \/>\n<meta property=\"article:published_time\" content=\"2023-06-17T08:39:13+00:00\" \/>\n<meta property=\"og:image\" content=\"https:\/\/www.ecinews.fr\/wp-content\/uploads\/2023\/06\/ECI1867_Microchip-scaled.jpg\" \/>\n\t<meta property=\"og:image:width\" content=\"1080\" \/>\n\t<meta property=\"og:image:height\" content=\"622\" \/>\n\t<meta property=\"og:image:type\" content=\"image\/jpeg\" \/>\n<meta name=\"author\" content=\"Alain Dieul\" \/>\n<meta name=\"twitter:card\" content=\"summary_large_image\" \/>\n<meta name=\"twitter:label1\" content=\"Written by\" \/>\n\t<meta name=\"twitter:data1\" content=\"Alain Dieul\" \/>\n\t<meta name=\"twitter:label2\" content=\"Est. reading time\" \/>\n\t<meta name=\"twitter:data2\" content=\"4 minutes\" \/>\n<script type=\"application\/ld+json\" class=\"yoast-schema-graph\">{\"@context\":\"https:\/\/schema.org\",\"@graph\":[{\"@type\":\"Article\",\"@id\":\"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/#article\",\"isPartOf\":{\"@id\":\"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/\"},\"author\":{\"name\":\"Alain Dieul\",\"@id\":\"https:\/\/www.eenewseurope.com\/en\/#\/schema\/person\/e4387676ad67ce722325c7832f3c3762\"},\"headline\":\"Microchip r\u00e9duit les d\u00e9lais d&rsquo;innovation\",\"datePublished\":\"2023-06-17T08:39:13+00:00\",\"dateModified\":\"2023-06-17T08:39:13+00:00\",\"mainEntityOfPage\":{\"@id\":\"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/\"},\"wordCount\":847,\"publisher\":{\"@id\":\"https:\/\/www.eenewseurope.com\/en\/#organization\"},\"keywords\":[\"PLDs\/FPGAs\/ASICs\"],\"articleSection\":[\"Actualit\u00e9 g\u00e9n\u00e9rale\"],\"inLanguage\":\"fr-FR\"},{\"@type\":\"WebPage\",\"@id\":\"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/\",\"url\":\"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/\",\"name\":\"Microchip r\u00e9duit les d\u00e9lais d'innovation -\",\"isPartOf\":{\"@id\":\"https:\/\/www.eenewseurope.com\/en\/#website\"},\"datePublished\":\"2023-06-17T08:39:13+00:00\",\"dateModified\":\"2023-06-17T08:39:13+00:00\",\"description\":\"Microchip Technology Inc. annonce de nouvelles ressources de d\u00e9veloppement et de nouveaux services de conception\",\"breadcrumb\":{\"@id\":\"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/#breadcrumb\"},\"inLanguage\":\"fr-FR\",\"potentialAction\":[{\"@type\":\"ReadAction\",\"target\":[\"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/\"]}]},{\"@type\":\"BreadcrumbList\",\"@id\":\"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/#breadcrumb\",\"itemListElement\":[{\"@type\":\"ListItem\",\"position\":1,\"name\":\"Home\",\"item\":\"https:\/\/www.ecinews.fr\/fr\/\"},{\"@type\":\"ListItem\",\"position\":2,\"name\":\"Microchip r\u00e9duit les d\u00e9lais d&rsquo;innovation\"}]},{\"@type\":\"WebSite\",\"@id\":\"https:\/\/www.eenewseurope.com\/en\/#website\",\"url\":\"https:\/\/www.eenewseurope.com\/en\/\",\"name\":\"EENewsEurope\",\"description\":\"Just another WordPress site\",\"publisher\":{\"@id\":\"https:\/\/www.eenewseurope.com\/en\/#organization\"},\"potentialAction\":[{\"@type\":\"SearchAction\",\"target\":{\"@type\":\"EntryPoint\",\"urlTemplate\":\"https:\/\/www.eenewseurope.com\/en\/?s={search_term_string}\"},\"query-input\":\"required name=search_term_string\"}],\"inLanguage\":\"fr-FR\"},{\"@type\":\"Organization\",\"@id\":\"https:\/\/www.eenewseurope.com\/en\/#organization\",\"name\":\"EENewsEurope\",\"url\":\"https:\/\/www.eenewseurope.com\/en\/\",\"logo\":{\"@type\":\"ImageObject\",\"inLanguage\":\"fr-FR\",\"@id\":\"https:\/\/www.eenewseurope.com\/en\/#\/schema\/logo\/image\/\",\"url\":\"https:\/\/www.ecinews.fr\/wp-content\/uploads\/2022\/02\/logo-1.jpg\",\"contentUrl\":\"https:\/\/www.ecinews.fr\/wp-content\/uploads\/2022\/02\/logo-1.jpg\",\"width\":283,\"height\":113,\"caption\":\"EENewsEurope\"},\"image\":{\"@id\":\"https:\/\/www.eenewseurope.com\/en\/#\/schema\/logo\/image\/\"}},{\"@type\":\"Person\",\"@id\":\"https:\/\/www.eenewseurope.com\/en\/#\/schema\/person\/e4387676ad67ce722325c7832f3c3762\",\"name\":\"Alain Dieul\",\"image\":{\"@type\":\"ImageObject\",\"inLanguage\":\"fr-FR\",\"@id\":\"https:\/\/www.eenewseurope.com\/en\/#\/schema\/person\/image\/736120675699dbbf0f0f282b9a9cfb75\",\"url\":\"https:\/\/secure.gravatar.com\/avatar\/bc93b056d07515be5b8eecd4acf49c5c?s=96&d=mm&r=g\",\"contentUrl\":\"https:\/\/secure.gravatar.com\/avatar\/bc93b056d07515be5b8eecd4acf49c5c?s=96&d=mm&r=g\",\"caption\":\"Alain Dieul\"},\"sameAs\":[\"http:\/\/ECINews\"]}]}<\/script>","yoast_head_json":{"title":"Microchip r\u00e9duit les d\u00e9lais d'innovation ...","description":"Microchip Technology Inc. annonce de nouvelles ressources de d\u00e9veloppement et de nouveaux services de conception","robots":{"index":"index","follow":"follow","max-snippet":"max-snippet:-1","max-image-preview":"max-image-preview:large","max-video-preview":"max-video-preview:-1"},"canonical":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/posts\/424628\/","og_locale":"fr_FR","og_type":"article","og_title":"Microchip r\u00e9duit les d\u00e9lais d'innovation","og_description":"Microchip Technology Inc. annonce de nouvelles ressources de d\u00e9veloppement et de nouveaux services de conception","og_url":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/posts\/424628\/","og_site_name":"EENewsEurope","article_published_time":"2023-06-17T08:39:13+00:00","og_image":[{"width":1080,"height":622,"url":"https:\/\/www.ecinews.fr\/wp-content\/uploads\/2023\/06\/ECI1867_Microchip-scaled.jpg","type":"image\/jpeg"}],"author":"Alain Dieul","twitter_card":"summary_large_image","twitter_misc":{"Written by":"Alain Dieul","Est. reading time":"4 minutes"},"schema":{"@context":"https:\/\/schema.org","@graph":[{"@type":"Article","@id":"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/#article","isPartOf":{"@id":"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/"},"author":{"name":"Alain Dieul","@id":"https:\/\/www.eenewseurope.com\/en\/#\/schema\/person\/e4387676ad67ce722325c7832f3c3762"},"headline":"Microchip r\u00e9duit les d\u00e9lais d&rsquo;innovation","datePublished":"2023-06-17T08:39:13+00:00","dateModified":"2023-06-17T08:39:13+00:00","mainEntityOfPage":{"@id":"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/"},"wordCount":847,"publisher":{"@id":"https:\/\/www.eenewseurope.com\/en\/#organization"},"keywords":["PLDs\/FPGAs\/ASICs"],"articleSection":["Actualit\u00e9 g\u00e9n\u00e9rale"],"inLanguage":"fr-FR"},{"@type":"WebPage","@id":"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/","url":"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/","name":"Microchip r\u00e9duit les d\u00e9lais d'innovation -","isPartOf":{"@id":"https:\/\/www.eenewseurope.com\/en\/#website"},"datePublished":"2023-06-17T08:39:13+00:00","dateModified":"2023-06-17T08:39:13+00:00","description":"Microchip Technology Inc. annonce de nouvelles ressources de d\u00e9veloppement et de nouveaux services de conception","breadcrumb":{"@id":"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/#breadcrumb"},"inLanguage":"fr-FR","potentialAction":[{"@type":"ReadAction","target":["https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/"]}]},{"@type":"BreadcrumbList","@id":"https:\/\/www.ecinews.fr\/fr\/microchip-reduit-les-delais-dinnovation\/#breadcrumb","itemListElement":[{"@type":"ListItem","position":1,"name":"Home","item":"https:\/\/www.ecinews.fr\/fr\/"},{"@type":"ListItem","position":2,"name":"Microchip r\u00e9duit les d\u00e9lais d&rsquo;innovation"}]},{"@type":"WebSite","@id":"https:\/\/www.eenewseurope.com\/en\/#website","url":"https:\/\/www.eenewseurope.com\/en\/","name":"EENewsEurope","description":"Just another WordPress site","publisher":{"@id":"https:\/\/www.eenewseurope.com\/en\/#organization"},"potentialAction":[{"@type":"SearchAction","target":{"@type":"EntryPoint","urlTemplate":"https:\/\/www.eenewseurope.com\/en\/?s={search_term_string}"},"query-input":"required name=search_term_string"}],"inLanguage":"fr-FR"},{"@type":"Organization","@id":"https:\/\/www.eenewseurope.com\/en\/#organization","name":"EENewsEurope","url":"https:\/\/www.eenewseurope.com\/en\/","logo":{"@type":"ImageObject","inLanguage":"fr-FR","@id":"https:\/\/www.eenewseurope.com\/en\/#\/schema\/logo\/image\/","url":"https:\/\/www.ecinews.fr\/wp-content\/uploads\/2022\/02\/logo-1.jpg","contentUrl":"https:\/\/www.ecinews.fr\/wp-content\/uploads\/2022\/02\/logo-1.jpg","width":283,"height":113,"caption":"EENewsEurope"},"image":{"@id":"https:\/\/www.eenewseurope.com\/en\/#\/schema\/logo\/image\/"}},{"@type":"Person","@id":"https:\/\/www.eenewseurope.com\/en\/#\/schema\/person\/e4387676ad67ce722325c7832f3c3762","name":"Alain Dieul","image":{"@type":"ImageObject","inLanguage":"fr-FR","@id":"https:\/\/www.eenewseurope.com\/en\/#\/schema\/person\/image\/736120675699dbbf0f0f282b9a9cfb75","url":"https:\/\/secure.gravatar.com\/avatar\/bc93b056d07515be5b8eecd4acf49c5c?s=96&d=mm&r=g","contentUrl":"https:\/\/secure.gravatar.com\/avatar\/bc93b056d07515be5b8eecd4acf49c5c?s=96&d=mm&r=g","caption":"Alain Dieul"},"sameAs":["http:\/\/ECINews"]}]}},"authors":[{"term_id":1154,"user_id":36,"is_guest":0,"slug":"alain-dieul","display_name":"Alain Dieul","avatar_url":"https:\/\/secure.gravatar.com\/avatar\/bc93b056d07515be5b8eecd4acf49c5c?s=96&d=mm&r=g","0":null,"1":"","2":"","3":"","4":"","5":"","6":"","7":"","8":""}],"_links":{"self":[{"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/posts\/424628"}],"collection":[{"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/posts"}],"about":[{"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/types\/post"}],"author":[{"embeddable":true,"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/users\/36"}],"replies":[{"embeddable":true,"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/comments?post=424628"}],"version-history":[{"count":0,"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/posts\/424628\/revisions"}],"wp:featuredmedia":[{"embeddable":true,"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/media\/424629"}],"wp:attachment":[{"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/media?parent=424628"}],"wp:term":[{"taxonomy":"category","embeddable":true,"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/categories?post=424628"},{"taxonomy":"post_tag","embeddable":true,"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/tags?post=424628"},{"taxonomy":"domains","embeddable":true,"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/domains?post=424628"},{"taxonomy":"author","embeddable":true,"href":"https:\/\/www.ecinews.fr\/fr\/wp-json\/wp\/v2\/ppma_author?post=424628"}],"curies":[{"name":"wp","href":"https:\/\/api.w.org\/{rel}","templated":true}]}}